# High Performance Programming SIMD Intro – MMX/SSE/AVX FISE2-INFO2

Guillaume MULLER

March 16, 2022

#### Classical approach to HPP = distribute on cluster

- What if the initial code is inefficient?
- $\circ \Rightarrow$  Optimize locally / Think parallel

- Classical approach to HPP = distribute on cluster
  - What if the initial code is inefficient?
  - $\circ \Rightarrow$  Optimize locally / Think parallel

Current machines already are massively parallel

Multi-Core, Multi-Thread...

#### Classical approach to HPP = distribute on cluster

- What if the initial code is inefficient?
- $\circ \Rightarrow$  Optimize locally / Think parallel

#### Current machines already are massively parallel

Multi-Core, Multi-Thread...

#### A large part of optimizations can not be treated automatically

- $\circ \Rightarrow$  impossible to rely on tools written by others
- $\circ \Rightarrow$  as (future) engineers in CS: mandatory knowledge

#### Task Parallelism

- $\circ$  Execute coarse-grained pieces of code on  $\neq$  pieces of hardware
- Multi-Cores, Multi-Threading. . .

#### Task Parallelism

- $\circ$  Execute coarse-grained pieces of code on  $\neq$  pieces of hardware
- Multi-Cores, Multi-Threading. . .

#### Instruction/Data Parallelism

- Tiny pieces of code/data simultaneously on = hardware
- SIMD

#### Task Parallelism

- ullet Execute coarse-grained pieces of code on eq pieces of hardware
- Multi-Cores, Multi-Threading. . .

#### Instruction/Data Parallelism

- Tiny pieces of code/data simultaneously on = hardware
- SIMD

- Write a code that is highly efficient
  - because highly adapted to hardware
  - (thus less portable)

#### Task Parallelism

- ullet Execute coarse-grained pieces of code on eq pieces of hardware
- Multi-Cores, Multi-Threading. . .

#### Instruction/Data Parallelism

- Tiny pieces of code/data simultaneously on = hardware
- SIMD

- Write a code that is highly efficient
  - because highly adapted to hardware
  - (thus less portable)
- Who has already used/programmed a processor ≠ Intel?

**Designer**Micro-Architecture







## "Reminder"



#### "Reminder"



## Instruction Types Flow IP / JMP ...

Mem LD / ST ...

Calc ADD / SUB / MULT / DIV ...

#### "Reminder"



#### Instruction Types

Flow IP / JMP ...

Mem LD / ST ...

Calc ADD / SUB / MULT / DIV ...

#### Instruction Cycle

- Fetch
  - Decode
- Execute
- Store
- 0 ...